902 Harga | |
001 Hak Akses (open/membership) | membership |
700 Entri Tambahan Nama Orang | |
336 Content Type | text (rdacontent) |
264b Nama Penerbit | Springer Cham |
049 No. Barkod | 20-23-93958079 |
110 Entri Utama Badan Korporasi | |
338 Carrier Type | online resource (rdacarrier) |
490 Seri | |
903 Stock Opname | |
053 No. Induk | 20-23-93958079 |
653 Kata Kunci | Floating-point arithmetic; interactive theorem proving; ACL2; formal verification; computer aritmetic; SRT division; booth multiplication; formal specification of arithmetic instructions; IEEE compliance |
040 Sumber Pengatalogan | LibUI eng rda |
245 Judul Utama | Formal verification of floating-point hardware design: A mathematical approach |
592 Sumber Koleksi | Springerlink |
264c Tahun Terbit | 2019 |
650 Subyek Topik | Computer arithmetic; floating-point arithmetic |
904c Penginput Data Pengadaan | |
904b Pemeriksa Lembar Kerja | Henny-Desember2023 |
520 Ringkasan/Abstrak/Intisari | This is the first book to focus on the problem of ensuring the correctness of floating-point hardware designs through mathematical methods. Formal Verification of Floating-Point Hardware Design advances a verification methodology based on a unified theory of register-transfer logic and floating-point arithmetic that has been developed and applied to the formal verification of commercial floating-point units over the course of more than two decades, during which the author was employed by several major microprocessor design companies.
The book consists of five parts, the first two of which present a rigorous exposition of the general theory based on the first principles of arithmetic. Part I covers bit vectors and the bit manipulation primitives, integer and fixed-point encodings, and bit-wise logical operations. Part II addresses the properties of floating-point numbers, the formats in which they are encoded as bit vectors, and the various modes of floating-point rounding. In Part III, the theory is extended to the analysis of several algorithms and optimization techniques that are commonly used in commercial implementations of elementary arithmetic operations. As a basis for the formal verification of such implementations, Part IV contains high-level specifications of correctness of the basic arithmetic instructions of several major industry-standard floating-point architectures, including all details pertaining to the handling of exceptional conditions. Part V illustrates the methodology, applying the preceding theory to the comprehensive verification of a state-of-the-art commercial floating-point unit.
All of these results have been formalized in the logic of the ACL2 theorem prover and mechanically checked to ensure their correctness. They are presented here, however, in simple conventional mathematical notation. The book presupposes no familiarity with ACL2, logic design, or any mathematics beyond basic high school algebra. It will be of interest to verification engineers as well as arithmetic circuit designers who appreciate the value of a rigorous approach to their art, and is suitable as a graduate text in computer arithmetic. |
536 Catatan Informasi Pendanaan | BPPTN 2019 |
020 ISBN (R) | 9783319955131 |
090 No. Panggil Setempat | e20502864 |
245c Pertanggungjawaban | |
337 Media Type | computer (rdamedia) |
340 Bentuk Medium | pdf |
100 Entri Utama Nama Orang | Russinoff, David M., author |
250 Edisi | |
264a Kota Terbit | Switzerland |
300 Deskripsi Fisik | xxiv, 382 pages : illustration |
904a Pengisi Lembar Kerja | Kayla |
856 Akses dan Lokasi Elektronik | http://link.springer.com/openurl?genre=book&isbn=978-3-319-95513-1 |
041 Kode Bahasa | eng |