Full Description

Cataloguing Source :
ISSN : 2229127X
Magazine/Journal : Asean Engineering Journal Part A 5 (1) March 2015. Hal. : 39-55
Volume :
Content Type :
Media Type :
Carrier Type :
Electronic Access :
Holding Company : Universitas Indonesia
Location : Perpustakaan UI, Lantai 4 R. Koleksi Jurnal
 
  •  Availability
  •  Digital Files: 0
  •  Review
  •  Cover
  •  Abstract
Call Number Barcode Number Availability
AEJ 5:1 (2015) TERSEDIA
No review available for this collection: 20409664
 Abstract
Hardware Fault-Tolerance is the set of techniques to remain operational after a fault by design. Programmable Logic Devices are good platforms to implement Hardware Fault-Tolerant techniques by utilizing abundant resources and facilitating self healing operations. In this paper we propose a hardware fault?tolerant architecture to duplicate components in order to replace faulty ones. The proposed architecture is markedly different from other works that mostly focuses on reconfiguring and evolving logic units rather than our evolvable memory units. The self-reparation process for a memory failure is the reallocation and synchronization of memory content. The internal flip-flops form an abundant reconfigurable resource and are reconfigured to work as newly created memory. The proposed architecture has been downloaded and tested on a real F PGA development board and has satisfied all of its pre-defined specifications.